# GaAs Technologies

#### Inderjit Singh Dhanjal D. J. Sanghvi College of Engineering Electronics Engineering Department



October 9, 2016

# TABLE OF CONTENTS

#### Indroduction

#### Basic GaAs MESFET Technology Process flow

Digital Technologies Digital Technologies types Processing

MMIC Technologies Introduction Analog components in MMIC

# Why Gallium Arsenic ?

- ► It can be made in form of a very high resistivity semi-insulating substrate. (adv: cuts down capacitances, can be used for high-speed analog applications)
- ► Low field electron mobility is large (so can make fast devices)
- ▶ GaAs is amenable to the growth of heterojunctions.
- ► Its is a direct band-gap material (this mean that EHP recombination is likely to give off a photon). Hence, popular for making various light emitting structures.

MMIC Technologies

### Application Share



Digital Technologies

MMIC Technologies

# BASIC MESFET OPERATION



# BASIC MESFET OPERATION

- ▶ N-channel MESFETs are used almost exclusively
- ► Threshold voltage of MESFET is simpler than that of MOSFET (since there is no oxide to supports a voltage drop)
- ► For a D-mode MESFET,  $V_T = V_{bi} V_{po}$

$$\blacktriangleright V_{bi} = \frac{qN_DW^2}{2\epsilon} \qquad V_{po} = \frac{qN_Dt^2}{2\epsilon}$$

Indroduction

Sasic GaAs MESFET Technolog 000000000 Digital Technologies 000000000000000000 MMIC Technologies

# BASIC MESFET OPERATION

 $\blacktriangleright$  I-V characteristics of MESFETs  $\rightarrow$  similar to MOSFETs



#### PROCESS FLOW

- ▶ Process flow → D-mode GaAs MESFET technology
- ► Three or five masking levels → one or two levels of metals needed



#### PROCESS FLOW

- ▶ 1st semi-insulating GaAs substrate  $\rightarrow$  coated with thin layer of  $Si_3N_4$  and then implanted with Si.
- ▶ Nitride layer → protects wafer from contaminations during implant and → serves as a barrier to the out diffusion of arsenic.



# PROCESS FLOW STEP 1: THIN EPI LAYER

- ▶ Implanted of Si forms active layer.
- ▶ Si implant heavily doped  $\rightarrow 1$  to  $6 \times 10^{17} cm^{-3}$
- ▶ Implant activated at high temperature anneal.
- $\blacktriangleright$  Activation done  $\rightarrow$  Furnace or in a rapid thermal processor.
- ▶ Furnace activation spec's  $\rightarrow 850^{o}C$  for 20 minutes.



#### PROCESS FLOW STEP 1: THIN EPI LAYER

- Following the anneal  $\rightarrow$  nitride is removed.
- Alternatively, conducting channel  $\rightarrow$  epitaxial growth.
- ▶ N-epitaxial layer is grown by either → Metal organic Chemical vapor deposition (MOCVD) or Molecular beam epitaxy (MBE).



# MOCVD

- ► This is a technique for depositing thin layers of atoms onto a semiconductor wafer.
- ▶ Using MOCVD you can build up many layers, each of a precisely controlled thickness, to create a material which has specific optical and electrical properties.



Indroduction Basic GaAs MESFET Technology Digital Technologies MMIC Technologies

# MBE

► Technique to grow crystalline thin films in ultrahigh vacuum (UHV) with precise control of thickness, composition and morphology



# PROCESS FLOW STEP 2: OHMIC CONTACT FORMATION

- ► Diffused ohmic contacts are then formed by evaporating Ni/AuGe sandwich using a lift-off process.
- $\blacktriangleright$  Contacts are sintered at  $450^o\mathrm{C}$
- $\blacktriangleright$  Source-to-drain contact separation  $\rightarrow$  3 to 4  $\mu{\rm m}$



# PROCESS FLOW STEP 3: GATE RECESS

▶ Next, gate recess → chemical etching.



#### PROCESS FLOW STEP 4: MESA ISOLATED ETCH

- ► Next, the mesas are isolated → wet chemical etching the field regions through the active layer to the SI substrate.
- ► At this point, pinch-off voltage V<sub>po</sub> characteristic is measured using mercury probe.
- ► To adjust pinch-off voltage → recess the channel to the desired value.



Digital Technologies

# MESA ISOLATED MESFET



# PROCESS FLOW STEP 5: SCHOTTKY GATE FORMATION

- ► Schottky gate electrode is deposited.
- ▶ Metal must have excellent adhesion to GaAs.
- ▶ Popular gate metals for MESFET's → Titanium/platinum/gold Ti/Pt/Au and Titanium/palladium/gold Ti/Pd/Au (Metal Stack)
- ▶ Schottky barrier metal is v.thin  $\rightarrow 500 1000^{o}A$
- ▶ Gold serves as low resistance interconnect  $\rightarrow 2000 5000^{o}A$
- ► Metal Stack → applied at top of ohmic contact → lowers series resistance.
- ▶  $2^{nd}$  layer of interconnect added is required.



Indroduction

Basic GaAs MESFET Technology 000000000● Digital Technologies

#### PROCESS FLOW: MESA-ISOLATED MESFET.



# DIGITAL TECHNOLOGIES

- Three design approaches commonly used in GaAs integrated circuits.
- ▶ Buffered FET logic (BFL)
- ► Schottky diode FET logic (SDFL)
- ► Direct coupled FET logic (DCFL)

Digital Technologies

# BUFFERED FET LOGIC (BFL)

- ► Fastest
- ▶ Highest power approach
- ► Level shifting → 2 diodes near the output → To shift O/P back to I/P level
- ► Large power dissipation (>5mW per gate)
- ► Large area require to lay out a gate
- Restricted to small and medium levels of integration



# SCHOTTKY DIODE FET LOGIC (SDFL)

- ► Level shifting → necessitated by use of D-mode FETs
- ► Level shifting → by diodes at input stage
- ► Power dissipation (~5mW per gate)
- $\blacktriangleright$  Gate delay  $\rightarrow$  twice as large as BFL
- ▶ Due to reduce power consumption → ICs with 1000 gates can be built.



Digital Technologies

# DIRECT COUPLED FET LOGIC (DCFL)

- ► Least power consumption < 0.5mW per gate</p>
- O/P of basic inverter structure does not involve any diode drops.
- ► Thus no level shifting is required.
- ► Compact layout.
- Noise margins  $\rightarrow$  small.
- ▶ Gate delays larger than SDFL
- ► Can make ICs over 65,000 transistors per chip.



ICT SEM VII

#### DIGITAL TECHNOLOGIES PROCESSING

- Direct coupled FET logic (DCFL): Most popular approaches for VLSI GaAs
- ► DCFT requires simultaneous fabrication of *enhancement* and *depletion* mode transistor.

#### DIGITAL TECHNOLOGIES

$$V_{bi} = \frac{qN_D W^2}{2\epsilon} \qquad V_{po} = \frac{qN_D t^2}{2\epsilon} \qquad V_T = V_{bi} - V_{po}$$

- ▶ Threshold voltage  $V_T$  for MESFET depends on
  - a) Build in voltage  $V_{bi}$
  - b) Dopant concentration in the channel  $N_D$
  - c) Channel thickness t
- ▶ In principle, any of these 3 parameters could be varied in order to achieve an E/D technology. (Varying the channel thickness was initially most popular)

Digital Technologies

# Selective recessing: Etched E/D technology

- Both the devices are recessed to the thickness desired for the D-mode transistors.
- ► D-mode transistors  $\rightarrow$  masked off with photoresist.
- E-mode transistors are further etched → desired pinch-off voltage.



Digital Technologies

# Selective recessing: Etched E/D technology

#### ► Difficulty:

a) DCFT have smaller noise margins, thus requires careful control of the pinch off voltage.  $(V_{po} \text{ varies as square of} \text{ thickness})$ 

b) Wet chemical etching to achieve recess is non-uniform.

• Alternate approach to selective recessing  $\rightarrow$  Selective implantation.



Indroduction Basic GaAs MESFET Technology Digital Technologies MMIC Technologies

# Selective recessing: Etched E/D technology

- ► Initial implant replaced by lower concentration implant
  → to set E-mode threshold.
- ► E-mode devices areas  $\rightarrow$  masked off.
- ► D-mode devices → given additional implant to achieve → desired threshold.
- Advantage: Improved uniformity.
- ► Widely used for E/D technologies.



ICT SEM VII

# MESFET process: Not self aligned ?

- ► For MOSFETs, the transistor performance can be degraded by the presence of a series resistance between the source and the drain metal.
- ► In MESFET GaAs technology , this is MORE severe since the traditional MESFET process is not SELF ALIGNED.
- ▶ Primary difficulty in forming self-aligned S/D structures is the lack of insulating layer between the gate and the channel.
- ► Solution → Use Advanced Gate structures in GaAs such as Self-aligned gate FET (SAGFETs).

#### Self aligned techniques

Two methods of producing self-aligned source/drain contacts to the channel.

- ▶ Self-aligned implantation  $N^+$  technology (SAINT)
- ▶ T gate approach

Indroduction

Basic GaAs MESFET Technology

Digital Technologies

#### Self aligned implantation $N^+$ technology



ICT SEM VII

# Self aligned implantation $N^+$ technology

- Surface is passivated with  $Si_3N_4$
- Tri-layer resist sandwich  $\rightarrow$  define  $N^+$  implant
- Bottom resist is undercut between 0.1 and 0.2 μm per side
- A dielectric is deposited at low temperature
- Dielectric is lifted off to define the gate region



Digital Technologies

### Self aligned implantation $N^+$ technology

- A high temperature anneal is done to activate the  $N^+$ implant
- ➤ A Schottky metal is deposited next for the gate electrode
- $\blacktriangleright$  Advantages:

a) Excess leakage is avoided, as dielectric isolates the  $N^+$  from the gate

b) Process flow does not expose the gate electrode to a high temperature step



Indroduction

asic GaAs MESFET Technology 000000000 Digital Technologies

### T GATE PROCESS



ICT SEM VII

MMIC Technologies

#### T GATE PROCESS STEPS

- Procedure similar to traditional Si technologies.
- Schottky metal applied first.
- ► 2<sup>nd</sup> layer above metal may be another metal or may be photo-resist itself.
- ► Bottom resist is undercut between 0.1 and 0.2  $\mu$ m per side
- $N^+$  implantation is next.



Digital Technologies

# T GATE PROCESS STEPS

- Upper masking layer is then removed and a thin  $Si_3N_4$  anneal capping layer is deposited
- ► Implant is then activated and the nitride patterned to allow the ohmic contact formation
- Ohmic metal is deposited and annealed



Digital Technologies

#### T GATE PROCESS STEPS

- ► Limitations: Difficult to a find suitable Schottky gate material that will tolerate the high temperature implant activation cycle.
- Most the materials used are refractory metals (ability to withstand heat)or their silicide.
- Popular choices :  $WSi_2$ and PtSi



# MONOLITHIC MICROWAVE INTEGRATED CIRCUIT(MMIC) TECHNOLOGIES



MMIC Technologies

# MONOLITHIC MICROWAVE INTEGRATED CIRCUIT(MMIC) TECHNOLOGIES



MMIC Technologies

- Covers broad range of circuits range from power amplifier to mixers to transmit/receive modules.
- ► Applications: Cellular phone, direct-broadcast satellite, data links, cable television CATV, radar transmission and detection, and automobile collision avoidance system, etc.



MMIC Technologies

- A typical MMIC consist of some common components such as:
  - a) metal insulator
  - b) metal MIM capacitor
  - c) tuning capacitor
  - d) chip resistor
  - e) GaAs field effect transistor etc.



MMIC Technologies

- ► MMIC's begins with the base metal semiconductor field effect transistor.
- ► The gate electrode may be non-centered..
- ► For power application, comb structure may be used for the gate electrode.
- Crucial design aspect  $\rightarrow$  very short L knowing that the unity gain frequency  $f_T$  is inversely proportional to the L.



MMIC Technologies

- Short channel length  $\rightarrow$  low noise figure.
- Since the number of transistor count in MMICs is *low*, it is usually fabricated with electron-beam lithography.



# Analog components in MMIC

- ▶ Many analog circuits require the use of capacitor and inductor.
- ► They are used:
  - a) To adjust the signal phase.
  - b) For impedance matching the source and load.
  - c) To filter the signal.

# CAPACITORS IN MMIC

- Capacitor may be formed in two ways:
  - a) Interdigitated capacitor
  - b) Overlay capacitor
- ► Interdigitated capacitor can be formed on a single layer metal but typ have capacitance (< 1.0pF).
- ► The value of capacitance is determined by the lithographically defined spacing → hence dimension difficult to control.



# CAPACITORS IN MMIC

- ► Overlay capacitor → used when *large area* or more *precisely controlled* capacitance is required.
- The common dielectric material for overlay capacitor is silicon nitride  $Si_3N_4$ .
- ► Silicon dioxide SiO<sub>2</sub>, Al<sub>2</sub>O<sub>3</sub> and polyimide have also been used.



MMIC Technologies

# INDUCTORS IN MMIC

- Three methods for making inductors in MMICs.
  - a) Straight line inductors b) Single loop  $\Omega$  inductors
  - c) Spiral inductors
- ► Metal thickness in all three types is typ → several microns → to reduce resistivity and minimize skin loss.



#### High impedance transmission line inductor

# INDUCTORS IN MMIC

- Straight line inductor → used for highest frequencies but typ have low inductance (< 1.0nH)</li>
- ► Single loop Ω inductors → easy to form but limited to a few nH.
- ► Spiral inductor can be made for L > 50nH but requires two levels of metal with underpass.
- ► This underpass represents an unwanted capacitance → that must be minimized.



High impedance transmission line inductor

ICT SEM VII

#### AIR BRIDGE PROCESS

- ► Air bridge process is often used in forming *spiral inductors* in MMIC technology.
- ▶ It is typically used to minimize parasitic capacitance.



Digital Technologies

MMIC Technologies

# AIR BRIDGE PROCESS

- ► The thick polyimide is patterned on the substrate until exposed substrate.
- Metal deposition is made sufficiently thick to ensure lifting after dissolving the polyimide.
- Air bridges → lowest possible dielectric, rugged and reliable.
- Gold air bridges can be used for small MMIC's because of gold's low resistivity.



Digital Technologies

MMIC Technologies

# Spiral Inductor USING AIR BRIDGE



ICT SEM VII

Digital Technologies

MMIC Technologies

# INTERCONNECTS IN MMIC What Are RF and Microwaves?

- They are analog signals or AC signals.
- Digital signals are 0's and 1's.

0 - 0 volt, 1 - 2 volts.

- Wavelengths between 0.1 to 30cm.
- Cell phones are hand held radios. They receive and transmit radio signals.
- Radio waves are electro-magnetic waves.

An radio antennae is an inductor.

Digital Technologies

MMIC Technologies

#### INTERCONNECTS IN MMIC



Digital Technologies

MMIC Technologies

#### INTERCONNECTS IN MMIC

# Impedance Matching



 $\rho$  : Reflectivity

τ :Transmission

Digital Technologies

MMIC Technologies

#### INTERCONNECTS IN MMIC

IC Chip – Parasitic Transmission Lines



Ex. IC Chip with 4.5 km of metal lines in Pentium. Metal lines form parasitic transmission lines

Why can we put the passives in the IC Chip?

Digital Technologies

MMIC Technologies

# INTERCONNECTS IN MMIC

# Commonly Used Transmission Lines



# INTERCONNECTS IN MMIC

- At high frequency → Metal interconnect or waveguide must have a controlled, reproducible impedance.
- Line must be well shielded from each other to avoid cross-talk.
- Line loss must be minimized and finally a stable ground voltage is needed.
- Two choices for fabricating these interconnects:
  - a) Coplanar interconnect
  - b) Microstrip interconnect

# MICROSTRIP INTERCONNECT

- ▶ It uses the back of the wafer as ground plane.
- ▶ Usually the wafer is thinned from  $500\mu m$  to  $100\mu m$ .
- ▶ This is done by lapping in abrasive materials such as alumina and silicon carbide.
- ▶ It is then polished using wet chemical.
- ► The through hole is then patterned and etched with the infrared aligner to make sure front side and backside is aligned.
- ► The deposition of gold is made with the aid of infrad red IR camera to ensure the microstrip is deposited.



Digital Technologies

MMIC Technologies

# MICROSTRIP INTERCONNECT



Advantage - Most widely used. Excellent integration with chip and lumped elements. Multilayers are possible. Ground plane isolate the microstrip.

Disadvantage - Line losses are somewhat higher with poorer isolation between circuits. It is unshielded and some radiation occurs for thicker substrates depending on dielectric constant and frequency.

# Coplanar Interconnect

- ► Coplanar waveguide terminates the field lines associated with waveguide with parallel ground lines.
- ▶ The line must wide and closed to signal line.
- ► For low-density MMICs, they may be wire bounded directly to a large ground plane surrounding the chip.



Digital Technologies

MMIC Technologies 0000000000000000000000

# COPLANAR INTERCONNECT



Very good integration with chip and lumped elements. Series and shunt connections are relatively easy.

Disadvantage – thick substrates are required to keep structure away from the chasis. Integration with multilayers is poor.